Changeset 267


Ignore:
Timestamp:
Feb 19, 2010, 8:04:06 PM (14 years ago)
Author:
coach
Message:

IA: last change

Location:
anr
Files:
5 edited

Legend:

Unmodified
Added
Removed
  • anr/section-6.1.tex

    r262 r267  
    4747of associated transformation, compilation and synthesis tools, and the
    4848exploration of the interaction between algorithms and architectures.
    49 CAIRN is a joint team with CNRS, INSA of Rennes, University of Rennes 1 and ENS Cachan.
     49CAIRN is a joint team with CNRS, University of Rennes 1 and ENS Cachan.
    5050
    5151\subsubsection{\lip/Compsys}
  • anr/task-0.tex

    r245 r267  
    3939    \begin{livrable}
    4040      \itemL{0}{36}{}{\Supmc}{\upmc management}{1:1:1} Project management at the partner level.
     41      \CoutHorsD{0}{36}{\Stima}{project management}{1:1:1}
    4142    \end{livrable}
    4243  \subtask This \ST consists firstly in the building, and next in the administration and the
     
    5152        infrastructure (adding \& suppressing account, retrieving forgotten passwords,
    5253        creation and closing development branch, ...)
    53       \CoutHorsD{0}{36}{\Stima}{project management}{1:1:1}
    5454      \CoutHorsD{0}{36}{\Slip}{project management}{1:1:1}
    5555    \end{livrable}
  • anr/task-3.tex

    r237 r267  
    4949          { A SystemC simulation model for an extensible NIOS processor template, the VHDL model being
    5050          already available from \altera}
    51       \itemV{12}{18}{h}{\Sirisa}{VHDL for an extensible MIPS}
     51      \itemV{3}{18}{h}{\Sirisa}{VHDL for an extensible MIPS}
    5252      {A synthesizable VHDL model for a simple extensible MIPS architectural template}
    5353      \itemL{18}{24}{h}{\Sirisa}{VHDL for extensible MIPS}{9:12:0}
  • anr/task-4.tex

    r244 r267  
    7171        The high level specification tools, such as GAUT, have to be able to use synthesis feed-back
    7272        informations in order to explore the design space and to generate optimized architectures.
    73     \itemL{24}{36}{x}{\Subs}{Micro-architecture Exploration}{0:0:8}
     73    \itemL{24}{36}{x}{\Subs}{Micro-architecture Exploration}{0:4:4}
    7474        Release of the GAUT software that supports the features defined in \MAE
    7575    \end{livrable}
  • anr/task-7.tex

    r243 r267  
    6767    They will be published on the public WEB site.
    6868   \begin{livrable}
    69    \itemL{18}{24}{d}{\Stima}{CSG User manual}{0:0:1}
     69   \itemL{18}{24}{d}{\Stima}{CSG User manual}{0:1:0}
    7070        This user manual shows how to generate a complete HW/SW system by using CSG tool.
    71     \itemL{18}{24}{d}{\Slip}{HAS front-end user manual}{0:0:1}
     71    \itemL{18}{24}{d}{\Slip}{HAS front-end user manual}{0:1:0}
    7272        This user manual shows how to apply loop transformations to a task.
    73     \itemL{18}{24}{d}{\Sirisa}{ASIP user manual}{0:1:1}
     73    \itemL{18}{36}{d}{\Sirisa}{ASIP user manual}{0:1:1}
    7474        This user manual shows how to customize a processor to obtain an ASIP.
    7575    \itemL{18}{24}{d}{\Subs}{HLS user manual}{0:1:0}
Note: See TracChangeset for help on using the changeset viewer.